Boeing Defense Space & Security seeks Senior Digital ASIC/FPGA Design and Verification Engineers to support the Satellite Capabilities organization and multiple satellite product lines based in El Segundo, CA.Position Responsibilities:Leads design and verification engineers, reporting status to mana
The Most Recommended Aviation Job Website Search Jobs. Get Hired.
JSfirm

Senior ASIC/FPGA Design and Verification Engineer

Boeing Company • 
El Segundo, California, United States
Position Type: Permanent
Share
Job Description:

Boeing Defense Space & Security seeks Senior Digital ASIC/FPGA Design and Verification Engineers to support the Satellite Capabilities organization and multiple satellite product lines based in El Segundo, CA.

Position Responsibilities:

  • Leads design and verification engineers, reporting status to management.  
  • Resolves complex issues on critical programs related to architectural approaches, requirements, specifications and design. Leads technical aspect of proposal preparation.
  • Identifies critical performance measures and develops processes for computing them.
  • Leads activities in support of Supplier Management with make/buy recommendations and other technical services.
  • Coordinates engineering support throughout the lifecycle of the product.
  • Develops new concepts for future product designs to meet projected requirements.
  • Evaluates and integrates third-party IP and verification IP (VIP).
  • Provides basic engineering support throughout the lifecycle of the product.
  • Conducts trade studies and literature research to support future product designs.
  • Stays current on new technologies and best practices.
  • Works under consultative direction.

Boeing is the worlds largest aerospace company and leading manufacturer of commercial airplanes and defense, space and security systems. We are engineers and technicians. Skilled scientists and thinkers. Bold innovators and dreamers. Join us, and you can build something better for yourself, for our customers and for the world.

At Boeing, we are all innovators on a mission to connect, protect, explore and inspire. From the sea bed to outer space, you’ll learn and grow, contributing to work that shapes the world. Find your future with us.

Position Overview:

Boeing Defense Space & Security seeks Senior Digital ASIC/FPGA Design and Verification Engineers to support the Satellite Capabilities organization and multiple satellite product lines based in El Segundo, CA.

Position Responsibilities:

  • Leads design and verification engineers, reporting status to management. 
  • Resolves complex issues on critical programs related to architectural approaches, requirements, specifications and design. Leads technical aspect of proposal preparation.
  • Identifies critical performance measures and develops processes for computing them.
  • Leads activities in support of Supplier Management with make/buy recommendations and other technical services.
  • Coordinates engineering support throughout the lifecycle of the product.
  • Develops new concepts for future product designs to meet projected requirements.
  • Evaluates and integrates third-party IP and verification IP (VIP).
  • Provides basic engineering support throughout the lifecycle of the product.
  • Conducts trade studies and literature research to support future product designs.
  • Stays current on new technologies and best practices.
  • Works under consultative direction.

This position offers relocation based on candidate eligibility. Basic relocation is available for internal candidates.

Basic Qualifications (Required Skills/Experience): 

  • This position must meet Export Control compliance requirements, therefore a “US Person” as defined by 22 C.F.R. 120.15 is required. “US Person” includes US Citizen, lawful permanent resident, refugee, or asylee.
  • Bachelor, Master or Doctorate of Science degree from an accredited course of study, in engineering, computer science, mathematics, physics or chemistry
  • 7 or more years of experience in Digital ASIC design and verification.
  • Work experience using Verliog or SystemVerilog.

Preferred Qualifications (Desired Skills/Experience):

  • Bachelors degree and 18 or more years experience in digital ASIC/FPGA design and verification, Masters degree with 16 or more years experience in digital design/verification, or PhD degree with 13 years of experience in digital design/verification.
  • Experience leading a team of design and verification engineers, reporting status to program management.
  • Experience working other engineering teams (e.g. board designers, system engineers, requirement engineers, reliability engineers, microprocessor/software engineers), to ensure the ASIC/FPGA functions safely and reliably when deployed by assisting in Worst Case Circuit Analysis, IO timing, IO type selection, life analysis, software con-ops, MTBF analysis, etc.
  • Experience creating and improving department process guidelines and procedures (e.g. engineering standards, checklists, process flows, etc.).
  • Experience evaluating and recommending technology that is new to the organization.
  • Experience leading development of architectural approaches from customer and system requirements.
  • Experience designing digital ASIC/FPGA architectural design documents (micro-architecture documents with timing diagrams, detailed design blocks, etc.).
  • Experience deriving digital ASIC/FPGA requirements specification from higher-level (system or board-level) requirements specifications.
  • Experience identifying, tracking, and providing status of technical performance metrics to measure progress and ensure compliance with requirements.
  • Experience developing complex and high data rate designs.
  • Work experience performing RTL synthesis.
  • Work experience performing clock cross domain analysis (CDC).
  • Work experience performing Static Timing Analysis and correcting timing violations.
  • Work experience writing Universal Verification Methodology (UVM) sequences and virtual sequences.
  • Work experience using Linux or Unix terminal commands.
  • Experience using scripting languages: Make, Perl, Python, shell scripts, etc.
  • Experience using Revision Control Systems: Subversion (SVN), CVS, Git.
  • Work experience simulating a digital design using SystemVerilog Assertions.
  • Work experience using Object Oriented Programming concepts: Inheritance, Polymorphism, etc.
  • Work experience using Universal Verification Methodology (UVM): Experience creating drivers, monitors, predictors, and scoreboards.
  • Work experience creating a self-checking simulation testbench from scratch.
  • Experience mentoring junior engineers.

Typical Education and Experience
Degree and typical experience in engineering classification: Bachelors with 14 or more years experience, Masters with 12 or more years experience or PhD with 9 or more years experience. Bachelor, Master or Doctorate of Science degree from an accredited course of study, in engineering, computer science, mathematics, physics or chemistry. ABET is the preferred, although not required, accreditation standard.

Boeing is a Drug Free Workplace where post offer applicants and employees are subject to testing for marijuana, cocaine, opioids, amphetamines, PCP, and alcohol when criteria is met as outlined in our policies. 

Job Requirements:
Salary Range: Neg-Neg
Relocation:
Travel:
Job Ident #: 00000161429
Share
Job and company information not to be copied, shared, scraped, or otherwise disseminated/distributed without explicit consent of JSfirm, LLC

JSfirm, LLC

Roanoke, TX

jobs@jsfirm.com

JSfirm LLC, Privacy Policy

All rights reserved. 2001-2019 JSfirm